PIC16F1707 | ||||
---|---|---|---|---|
CONFIG1 (address:0x8007, mask:0xFFFF) | ||||
FOSC -- Oscillator Selection Bits | ||||
FOSC = INTOSC | 0xFFFC | Internal HFINTOSC. I/O function on RA4 and RA5. | ||
FOSC = ECL | 0xFFFD | External oscillator, low power. I/O function on RA4. | ||
FOSC = ECM | 0xFFFE | External oscillator, medium power. I/O function on RA4. | ||
FOSC = ECH | 0xFFFF | External oscillator, high power. I/O function on RA4. | ||
WDTE -- Watchdog Timer Enable | ||||
WDTE = OFF | 0xFFE7 | WDT disabled. | ||
WDTE = SWDTEN | 0xFFEF | WDT controlled by the SWDTEN bit in the WDTCON register. | ||
WDTE = NSLEEP | 0xFFF7 | WDT enabled while running and disabled in Sleep. | ||
WDTE = ON | 0xFFFF | WDT enabled. | ||
PWRTE -- Power-up Timer Enable | ||||
PWRTE = ON | 0xFFDF | PWRT enabled. | ||
PWRTE = OFF | 0xFFFF | PWRT disabled. | ||
MCLRE -- MCLR Pin Function Select | ||||
MCLRE = OFF | 0xFFBF | MCLR/VPP pin function is digital input. | ||
MCLRE = ON | 0xFFFF | MCLR/VPP pin function is MCLR. | ||
CP -- Flash Program Memory Code Protection | ||||
CP = ON | 0xFF7F | Program memory code protection is enabled. | ||
CP = OFF | 0xFFFF | Program memory code protection is disabled. | ||
BOREN -- Brown-out Reset Enable | ||||
BOREN = OFF | 0xF9FF | Brown-out Reset disabled. | ||
BOREN = SBODEN | 0xFBFF | Brown-out Reset controlled by the SBOREN bit in the BORCON register. | ||
BOREN = NSLEEP | 0xFDFF | Brown-out Reset enabled while running and disabled in Sleep. | ||
BOREN = ON | 0xFFFF | Brown-out Reset enabled. | ||
CLKOUTEN -- Clock Out Enable | ||||
CLKOUTEN = ON | 0xF7FF | CLKOUT function is enabled on the CLKOUT pin. | ||
CLKOUTEN = OFF | 0xFFFF | CLKOUT function is disabled. I/O or oscillator function on the CLKOUT pin. | ||
CONFIG2 (address:0x8008, mask:0xFFFF) | ||||
WRT -- Flash Memory Self-Write Protection | ||||
WRT = ALL | 0xFFFC | 000h to 1FFFh write protected, no addresses may be modified by EECON control. | ||
WRT = HALF | 0xFFFD | 000h to FFFh write protected, 1000h to 1FFFh may be modified by EECON control. | ||
WRT = BOOT | 0xFFFE | 000h to 1FFh write protected, 200h to 1FFFh may be modified by EECON control. | ||
WRT = OFF | 0xFFFF | Write protection off. | ||
PPS1WAY -- Peripheral Pin Select one-way control | ||||
PPS1WAY = OFF | 0xFFFB | The PPSLOCK bit can be set and cleared repeatedly by software. | ||
PPS1WAY = ON | 0xFFFF | The PPSLOCK bit cannot be cleared once it is set by software. | ||
ZCDDIS -- Zero-cross detect disable | ||||
ZCDDIS = OFF | 0xFF7F | Zero-cross detect circuit is enabled at POR. | ||
ZCDDIS = ON | 0xFFFF | Zero-cross detect circuit is disabled at POR. | ||
PLLEN -- Phase Lock Loop enable | ||||
PLLEN = OFF | 0xFEFF | 4x PLL is enabled when software sets the SPLLEN bit. | ||
PLLEN = ON | 0xFFFF | 4x PLL is always enabled. | ||
STVREN -- Stack Overflow/Underflow Reset Enable | ||||
STVREN = OFF | 0xFDFF | Stack Overflow or Underflow will not cause a Reset. | ||
STVREN = ON | 0xFFFF | Stack Overflow or Underflow will cause a Reset. | ||
BORV -- Brown-out Reset Voltage Selection | ||||
BORV = HI | 0xFBFF | Brown-out Reset Voltage (Vbor), high trip point selected. | ||
BORV = LO | 0xFFFF | Brown-out Reset Voltage (Vbor), low trip point selected. | ||
LPBOR -- Low-Power Brown Out Reset | ||||
LPBOR = ON | 0xF7FF | Low-Power BOR is enabled. | ||
LPBOR = OFF | 0xFFFF | Low-Power BOR is disabled. | ||
LVP -- Low-Voltage Programming Enable | ||||
LVP = OFF | 0xDFFF | High-voltage on MCLR/VPP must be used for programming. | ||
LVP = ON | 0xFFFF | Low-voltage programming enabled. |
This page generated automatically by the device-help.pl program (2014-05-17 13:45:44 UTC) from the 8bit_device.info file (rev: 1.19) of mpasmx and from the gputils source package (rev: svn 1017). The mpasmx is included in the MPLAB X.